# A Fingerprint Sensor Based on the Feedback Capacitive Sensing Scheme

Marco Tartagni and Roberto Guerrieri

Abstract— This paper introduces a single-chip,  $200 \times 200$ -element sensor array implemented in a standard two-metal digital CMOS technology. The sensor is able to grab the fingerprint pattern without any use of optical and mechanical adaptors. Using this integrated sensor, the fingerprint is captured at a rate of  $10~\mathrm{F/s}$  by pressing the finger skin onto the chip surface. The fingerprint pattern is sampled by capacitive sensors that detect the electric field variation induced by the skin surface. Several design issues regarding the capacitive sensing problem are reported and the feedback capacitive sensing scheme (FCS) is introduced. More specifically, the problem of the charge injection in MOS switches has been revisited for charge amplifier design.

*Index Terms*—Arrays, biometric sensors, capacitance transducers, charge injection, switched capacitor circuits.

#### I. INTRODUCTION

**B**IOMETRIC systems are automated methods for verifying or recognizing the identity of a living person on the basis of some physiological characteristic. A range of biometric systems is now available with different tradeoffs involving component cost, reliability, discomfort in using the device, and other factors [1]. Among all, fingerprints have longest history of reliability.

Conventional forms of fingerprint sensing devices rely on optical detection methods. A simple optical sensing method can be open to fraudulent use by presenting a photographic image of a fingerprint. A more secure and common approach [2] is based on a glass prism with frustrated total internal reflection. Light is directed through one face, reflected at a second face and sensed at the third face. A finger is placed on the second face and at the points where the finger is in contact with the glass, i.e., at the ridges of the fingerprint, reflection no longer takes place. Light continues to be reflected where valleys of the fingerprint pattern are present. Light output from the third face is picked up by an image sensor. A binary image, where the fingertip in contact with the glass is shown as black and the rest as white, can therefore be obtained. Such an optical sensing device has disadvantages, however. For example, the device is comparatively bulky. Also it is essential that the contact surface be maintained clean and free of dirt or grease. Moreover, some people have very dry fingers. Since a dry finger actually touches the glass at many fewer points than a moist finger, the lines of the fingerprint appear as rows of small dots so that more image processing becomes necessary.

Manuscript received October 30, 1997. This work was supported by SGS-Thomson Microelectronics.

The authors are with DEIS, Università di Bologna, I-40136 Bologna, Italy. Publisher Item Identifier S 0018-9200(98)01189-5.

Integrated pressure sensors can overcome the abovementioned problems [3]. These sensors are based on a grid-like arrangement of polysilicon membranes electrically insulated from the underlying silicon substrate. When a finger exerts a force on the sensor, the lines and ridges on the tip of the finger touch the sensor elements, so that some membranes are deflected out of the quiescent position. By reading out the status of the membranes, an image of the line structure on the fingertip is obtained. The major problem of pressure sensors is that they require nonstandard technology so that their cost is high.

This paper describes a sensor which uses a capacitive approach and avoids most of the aforementioned problems. Our fingerprint sensor is composed of an array of sensing elements connected to a readout circuit. The cells are covered by dielectric material where a finger can be placed. Each element includes an active cell that detects the change of the electric field induced by the proximity of the fingerprint valleys to the cell plates. The presence of a finger overlying a sense electrode produces a capacitor whose capacitance is sensed. By measuring the different values of these capacitances, induced by the presence of ridges and valleys, an electronic representation of the fingerprint pattern can be obtained.

The idea of using a capacitive sensor array to detect fingerprints has been already described in [4] and [5] but only one implementation, [6], to our knowledge has been documented so far. In these designs, the sensed capacitance is formed by a cell electrode and the respective overlying portion of the finger surface, presumably at ground potential [Fig. 1(a)]. The capacitance variation is sensed by a circuit external to the array. The main problem associated with this approach is related to the difficulty of sensing very small capacitances, typically varying between some tenths to a few fF. More specifically: 1) the signal, proportional to the value of the capacitance, is inversely proportional to the distance of the plates, i.e., the depth of the fingerprint valleys. This approach determines a strong nonlinear output function versus the finger-sensor distance; 2) the small capacitance is sensed by applying a voltage step and by reading out the corresponding charge variation. This process is noisy and critical especially if performed by circuitry external to the cell array. In [6] this problem is tackled by increasing the voltage step, by decreasing the thickness of the insulating layer, and by enlarging the size of the pitch. Unfortunately, this approach is in contrast with power optimization, reliability, and image resolution.

Our approach is based on two coplanar plates per cell that interact with the overlying portion of the finger surface



Fig. 1. Modes of implementation of surface capacitive sensors: (a) state of the art and (b) proposed approach.

[Fig. 1(b)]. The capacitance variation is sensed by a charge amplifier located in the cell area. Even if the capacitance per unit of area is reduced, by using this approach the small charge variation is sensed within the cell area, thus increasing the noise immunity and the robustness of the readout structure. Furthermore, there is no need of assuming the finger surface at ground potential as in the other approaches.

# II. THE FCS SCHEME

Fig. 2 shows a generic charge amplifier scheme. The feedback capacitance  $C_r$  consists of three plates, two of which are coplanar and facing the third one. If a  $\delta Q$  of charge is taken from the input, the following general expression of the output voltage can be derived:

$$\Delta V_o = \frac{\delta Q}{\frac{C_l}{A_0} + \left(1 + \frac{1}{A_0}\right)C_r} \tag{1}$$

where  $C_l$  is the input capacitance and  $C_r$  is the feedback capacitance. If the third plate is assumed floating, then  $C_r$  is composed of a parasitic capacitance  $C_p$ , due to the electric fringing field, and a term inversely proportional to the distance d,  $(\epsilon_0 S)/(2d)$  where S is the plate area and d is the distance of the third plate from the first two. If the gain of the amplifier  $A_0 \gg 1$  and the fringing capacitance  $C_p \ll C_r$ , then (1) becomes

$$\Delta V_o \approx \frac{\delta Q}{C_r} = \frac{2\delta Q}{\epsilon_0 S} d$$

showing a linear relationship of the output voltage versus distance d. A similar approach has been used in a different context and by using alternate currents to measure distance between metal cutter blades [7].



Fig. 2. Feedback capacitive sensing scheme.

The above technique has generated the cell architecture of Fig. 3 where the third plate has been substituted by the skin surface. In order to fit a charge amplifier into the cell pitch, the differential amplifier shown in Fig. 2 has been substituted by a high-gain inverter. The cell works in two phases: first, the charge amplifier is reset shorting the input and output of the inverter. During this phase, the output of the inverter settles to its logical threshold  $V_T$ . During the second phase, a fixed amount of charge  $\delta Q$  is sinked from the input causing an output voltage swing inversely proportional to the feedback capacitance value as explained above.

In other words, for a fixed amount of sinked charge, the output voltage of the inverter will range between two extrema depending on the feedback capacitance value: i) the upper saturation level if no feedback capacitance is present; ii) a value close to the logical threshold when the feedback capacitance is large.

However, experiments have shown that the skin surface cannot be modeled as a floating gate and have proven that the feedback capacitance variation is due to different complex phenomena than what is expected by the model of Fig. 2. If no matter is present on the surface, the cell senses the parasitic capacitance induced by the fringing field as illustrated in Fig. 4(a). Conversely, the cell senses the presence of an external body by means of a field shielding effect as in Fig. 4(b) or by means of changes both of the field shape and of the dielectric constant as illustrated in Fig. 4(c). Despite these complex relationships, measurements have proven the cell output monotonically related to the distance between the sensor surface and the skin.

## III. CHARGE INJECTION OF THE RESET SWITCH

Channel charge injection is one of the most important issues in the feedback capacitive sensing (FCS) scheme especially when small capacitance has to be sensed. The problem of charge injection of MOS switches has been extensively treated [8]-[10], but still lacks detailed analysis regarding the feedback reset switch in charge amplifiers. More specifically, when the reset switch is active, there is a conduction channel that extends from the source to the drain of the transistor. When the gate voltage decreases, mobile carriers exit through both the drain and the source end. The amount of channel charge that is injected into the input depends on several factors such as slope of the transient and input/output capacitance ratio. The problem can be generally neglected, but if the amount of channel charge is comparable to the charge amplifier sensitivity, as in our design, great care has to be taken to avoid spurious injection of charge into the input. The following



Fig. 3. Cross section of the capacitive sensing cell.



Fig. 4. (a) Parasitic feedback capacitance and (b), (c) sensing principle.

analysis models the charge injection in charge amplifiers due to the reset-transistor in order to define the correct policy of compensation. We will first analyze the channel charge behavior of a transistor switch shorting input and output of an amplifier, applying then the results to the charge amplifier case.

Fig. 5 shows a single-pole model of an amplifier with gain  $A_0 = g_m/g_o$  and gain-bandwidth product  $GBW = g_m/C_o$  whose input and output are connected by an MOS transistor.

Following the notation of the same figure, if we neglect charge pumping in the substrate and have large enough capacitor values  $C_i, C_o \gg C_G$ , where  $C_G = WLC_{\rm ox}$  is the MOS gate capacitance, the potential profile can be assumed homogeneous along the channel [11]. If the above conditions are satisfied, the variation with time of the surface potential at any point of the channel is negligible with respect to that



Fig. 5. Charge injection model of an MOS switch in the feedback loop of an amplifier.



Fig. 6. Charge injection model of the switch: case  $F = 0, A_0 = 0$ .

of the gate. Thus, a linear decrease of  $V_G$  with slope U across the distributed gate capacitance  $C_G$  is equivalent to two symmetrical current sources of value  $UC_G/2$  flowing to both ends [8]. Moreover, the above assumption will ensure a small value of  $v_i - v_o$ .

If we assume the transistor working in linear region and  $|dV_G/dt| \gg |dv_i/dt|$ , the Kirchkoff's current law (KCL) at the input node requires

$$C_i \frac{dv_i}{dt} = -\beta (V_{HT} - U_t)(v_i - v_0) + \frac{C_G}{2} \frac{d(V_G - v_i)}{dt}$$
$$\simeq -\beta (V_{HT} - U_t)(v_i - v_o) - \frac{C_G}{2} U \tag{2}$$

where  $v_i$  and  $v_o$  are the input and output error voltages,  $V_{HT} = V_H - V_S - V_T$  is the upper level of the transistor overdrive voltage,  $\beta = \mu C_{\rm ox} W/L$ , and  $U = V_{HT}/t_d$  is the falling rate of the gate voltage during the switch off time  $t_d$ .

Similarly, KCL at the output node requires

$$C_o \frac{dv_o}{dt} = \beta (V_{HT} - Ut)(v_i - v_o) - g_m v_i - g_o v_o - \frac{C_G}{2} U.$$
 (3)



Fig. 7. Channel charge injected into the input node of the schematic of Fig. 5 as result of the integration of (2) and (5).  $\beta=63\,\mu\text{A/V}^2, C_G=1.2\,\text{fF}, V_{HT}=4.35\,\text{ V}, g_m=550\,\mu\text{A/V}.$  Integration of (8) is superimposed in dotted lines.

Equations (2) and (3) describe the dynamic behavior of the circuit of Fig. 5. This equation can be numerically integrated between the time interval  $[0,t_d]$  to determine the charge injected into the input. In order to derive a simpler mathematical description of the process we will approximate the above equations as follows.

If (3) is added to (2) we get

$$C_G U + C_i \frac{dv_i}{dt} + C_o \frac{dv_o}{dt} + g_m v_i + g_o v_o = 0.$$

Integrating the above expression in the [0, t] interval we obtain

$$C_G U t + C_i v_i + C_o v_o + \int_0^t g_m v_i dt + \int_0^t g_o v_o dt = 0.$$
 (4)

Equation (4) expresses the charge conservation principle of the circuit and can be used in place of (3). Since  $v_i$  and  $v_o$  are monotonic functions of t, we assume a trapezoidal approximation for the integrals yielding

$$C_G U t + C_i v_i + C_o v_o + \frac{g_m}{2} v_i t + \frac{g_o}{2} v_o t = 0.$$
 (5)

Substituting (5) into (2) and using the following nondimensional variables:

$$\begin{split} & \boldsymbol{T} = t \sqrt{\frac{\beta U}{C_i}}; \quad \boldsymbol{V} = v_i \sqrt{\frac{\beta C_i}{U}} \left/ \frac{C_G}{2} \right. \\ & B = t_d \sqrt{\frac{\beta U}{C_i}} = \sqrt{\frac{\beta V_{HT} t_d}{C_i}} \quad F = \frac{t_d}{1/GBW} \end{split}$$

we get the normalized differential equation

$$\frac{dV}{dT} \left( 1 + \frac{F}{2A_0B}T \right) \\
= (T - B) \left[ \left( 1 + \frac{C_i}{C_o} \right) V + 2 \frac{C_i}{C_o}T + \left( 1 + \frac{1}{A_0} \right) \frac{F}{2B}TV \right] \\
- \left( 1 + \frac{F}{2A_0B}T \right). \tag{6}$$

For  $A_0 \gg F$ , that is  $t_d \ll C_o/g_o$ , the equation simplifies to

$$\frac{d\mathbf{V}}{d\mathbf{T}} = (\mathbf{T} - B) \left[ \left( 1 + \frac{C_i}{C_o} \right) \mathbf{V} + 2 \frac{C_i}{C_o} \mathbf{T} + \frac{F}{2B} \mathbf{T} \mathbf{V} \right] - 1.$$
(7)

In other words, if the gain of the amplifier is reasonably high at frequencies below the first pole, (7) can be taken as a good approximation of (6). As the next step, if we further assume  $g_m \to 0$ , then  $F \to 0$  and (7) simplifies to the normalized differential equation first introduced by Vittoz [9], [11] that describes a simple MOS switch with source and drain terminated on  $C_i$  and  $C_o$  (Fig. 6)

$$\frac{d\mathbf{V}}{d\mathbf{T}} = (\mathbf{T} - B) \left[ \left( 1 + \frac{C_i}{C_o} \right) \mathbf{V} + 2 \frac{C_i}{C_o} \mathbf{T} \right] - 1.$$
 (8)

Equations (6)–(8), integrated between the initial time T = 0 and the time at which the transistor is completely off T = B, give the fraction of charge injected into the input node over the total channel charge,  $(v_iC_i)/(V_{HT}C_G) = V/(2B)$ .

As already pointed out in [9], the B parameter, related to the square root of  $t_d$ , described by (8), is the "driving force" of the switch-off process.

For the general case, the numerical integration of (2) and (5) gives rise to the behavior plotted in Fig. 7, where the plot derived by the integration of (8) is superimposed in dotted lines. As clearly illustrated, the transconductance  $g_m$  helps the channel charge to move to the output node. The actual charge partition is drastically modified from the case described by (8): a part of the injected charge is removed by the transconductance and equipartition is not achieved for  $C_i/C_o=1$  in contrast with the model of the simple switch given by (8). This effect becomes effective for large values of  $t_d$ .

The analysis of (6) shows an additional "driving force" related to parameter F. To further emphasize this concept,



Fig. 8. Percentage of channel charge injected into the input of the circuit illustrated in Fig. 5 versus the F parameter.

the numerical integration of (6) is plotted versus parameter F for fixed values of B in Fig. 8. As clearly illustrated, even for high values of  $C_i/C_o$ , increasing F greatly reduces the injection of charge into the input. This effect takes place for values of  $t_d$  that are one or two orders of magnitude higher than 1/GBW. The above plot also shows the weak role played by gain  $A_0$  as predicted by the approximation introduced to derive (7) from (6). Hence (7) can reasonably take place of (6) for moderately high values of  $A_0$ .

The analysis presented so far can be applied to the charge amplifier topology under certain conditions. Instead of introducing an additional term in (2), due to  $C_r$ , we will evaluate the conditions under which  $C_r$  can be introduced without affecting the previous analysis. Approximations will then be confirmed by SPICE simulations.

The settling time of the charge amplifier can be estimated as

$$t_s = \frac{1}{\frac{g_o}{C_o} \left( 1 + A_0 \frac{C_r}{C_r + C_i} \right)} \simeq \frac{1}{GBW \frac{C_r}{C_r + C_i}}.$$

Miller's theorem does not apply if the settling time of the charge amplifier is higher than the gate transition, that is  $t_d \ll t_s$ . This can be expressed by the following condition:

$$F = GBWt_d \ll \frac{C_r + C_i}{C_r}. (9)$$

If we add to the previous one the following:

$$C_r \ll C_i, C_o$$
 (10)

we can assume that  $C_r$  plays a negligible role in charge sharing. This means that the switch-off process is composed of two phases. During the first one, since gate transition is faster than output settling, the charge is split between input and output in accordance with the previous analysis, thus determining a negligible voltage variation between  $v_i$  and  $v_o$ . During the second one, by virtue of the negative feedback, the input charge will be integrated onto  $C_r$  determining an output



Fig. 9. Feedback in charge amplifiers.  $C_i$  and  $C_r$  are the input capacitance and feedback capacitance, respectively.

voltage step. This means that the above analysis is valid for slow gate transients, provided Millers' effect does not become effective.

Condition (9) can also be displayed in a Bode plot as illustrated in Fig. 9. The above figure shows how the gain plot of a single-pole amplifier changes when connected in a charge amplifier scheme. As the total gain is reduced to the inverse of the feedback loop gain, the pole moves toward the  $GBWC_r/(C_r+C_i)$  point. The F parameter can be identified as the distance between the GBW point and the inverse of the switch-off time,  $t_d$ . Thus, condition (9) can be visualized as the distance between the two frequency points identified by the times  $t_s$  and  $t_d$ .

SPICE simulations have been performed to verify the above conditions and results are compared to the numerical solution of (7) in Fig. 10. The simulation parameters are appropriated



Fig. 10. Spice simulations compared to (7) plots. For F=1:  $g_m=150~\mu\text{A/V}$ ,  $C_G=8.45~\text{fF}$ ,  $V_{HT}=4.35~\text{V}$ ,  $\beta=95~\mu\text{A/V}^2$ , and  $t_d=1.3~\text{ns}$ ,  $C_o=200~\text{fF}$ ,  $C_i$ , and  $C_r$  as in the plot keys.



Fig. 11. Charge injection due to a minimum size reset transistor (solid line) and due to a wider transistor (dotted line), plotted versus the F parameter.

for the sensor cell, and conditions (9) and (10) have been verified for all the design cases. F is varied by changing  $t_d$  of an incremental factor. In order to keep parameters B, GBW, and  $A_0$  constant, we have changed  $C_i, C_r, C_o, g_m$ , and  $g_o$  by the same factor in SPICE simulations. Overlap capacitances are set to zero since they are not taken into account in the analysis. The amount of charge injected into the input is calculated on both  $C_r$  and  $C_i$ . Due to the gain of the amplifier, the plot of (6) does not differ from the one of (7).

To summarize, the following points have been shown. i) (7) describes the behavior of the channel charge sharing when the amplifier input and output are connected. The above analysis

can be extended to charge amplifiers if Miller's effect can be neglected by means of condition (9). These conditions have been verified for several design cases by means of SPICE simulations. ii) The presence of conductance  $g_m$  in the model of the charge amplifier helps to drive the transistor channel charge away from the input node for large values of  $t_d$ . iii) This process is weakly related to the gain of the amplifier but strongly related to its gain-bandwidth product.

## IV. CHARGE INJECTION COMPENSATION

Several strategies are available to reduce the amount of charge injected into the input of the charge amplifier by the



Fig. 12. The double reset scheme.

reset transistor. Among them: i) size reduction of the reset transistor; ii) speed reduction of the switch off transient as analyzed in Section III; iii) introduction of a complementary "dummy" transistor. Although used in literature [10], the latter approach has not been found suitable to our case. In fact, extensive circuit simulations have proven that the charge compensation is related to critical parameters, such as the transient time of the dummy transistor, to be reliable. This is particularly relevant when mismatch and process variations become significant.

To tackle the problem, we have chosen to maximize the gain-bandwidth product reducing the switch-off transient and size of the reset transistor, as previously derived. However, reducing the size of the reset transistor clashes with the stability property of the amplifier during the reset phase, since it reduces the loop gain bandwidth of the amplifier. For example, if we choose the cascode inverter topology, the frequency of the second pole is [12]

$$\frac{1}{2\pi R_S C_{DG1} \left(1 + \frac{g_{m1}}{g_{m2}}\right)}$$

where indexes 1 and 2 are related to the input and cascode transistors, respectively, and  $R_S$  is the input resistance given by the on-series resistance of the reset transistor. Therefore, reducing the size of the reset transistor decreases phase margin of the system during the reset.

The charge injection due to a minimum size reset transistor and due to a larger one that ensures suitable phase margin are plotted versus F by using (7) in Fig. 11. As clearly illustrated, the charge injection due to the wider one is not acceptable since the charge injected into the input for low values of F would saturate the output.

To overcome the tradeoff between charge-injection and phase reduction, a *double reset scheme* as illustrated in Fig. 12 has been used. It consists of introducing a second large switching transistor, activated at a different phase than a smaller one. During the reset phase both transistors are set, reducing the resistance of the feedback loop, so that the output

ringing is contained. During the charge integration phase, the large one is first opened so that its channel charge is absorbed by the other. Finally, the small one is opened by means of a slow gate transient to ensure low charge-injection on the input.

#### V. IMPLEMENTATION AND MEASUREMENT

A detailed schematic of the cell is illustrated in Fig. 13, where a cascode stage composed of  $M_1, M_2, M_3$ , and  $M_4$  is used as a high gain inverter. Two transistors of the cascode inverter  $M_2$  and  $M_3$  are used for addressing purposes, thus limiting power consumption. Shift registers address voltages between the supply rails by means of appropriate circuitry placed in the scanner array. When the cell is not addressed,  $M_2$  and  $M_3$  turn off, limiting the static current absorbed by the cell. The output of the inverter is buffered by a source follower stage  $M_5$  into a vertical output line by means of  $M_6$ . Transistor  $M_7$ , which is addressed by the horizontal shift register, greatly reduces the output capacitance of the follower stage since only one vertical line is connected to the global output. The amount of charge required by the FCS scheme is simply injected into the input of the charge amplifier through a parasitic capacitance  $C_i$  when an internally generated voltage

Transistors  $M_8$  and  $M_9$  implement the double reset scheme as previously explained. The res1 and res2 signals are common to the whole array. In order to create a slow switch-off transient slope, a current source discharges the large capacitance composed of the sum of the  $M_8$  gate capacitances over the whole array. A block diagram of the sensor is shown in Fig. 14. The array of cells is addressed in a raster mode by means of horizontal and vertical scanners. The chip also contains the timing control and voltage references to create waveforms needed for the double reset scheme. Signals activated every end-of-line and end-of-frame are automatically generated by the scanners and buffered to output pins to help image synchronization by external drivers.

The chip has been processed by SGS-Thomson using a 0.7- $\mu$ m CMOS digital process. The cell area is 65  $\times$  65  $\mu$ m<sup>2</sup>, giving a 390 dpi resolution level. In Fig. 15, a photograph of the chip, which measures 15  $\times$  15  $\mu$ m<sup>2</sup>, is shown.

Fig. 16 shows two superimposed output waveforms, related to the same pixel, along with the input charge signal. The first output waveform differs from the other in using a gate transient slope of the reset transistor two orders of magnitude slower than the other. The *double reset scheme* used to compensate the charge injection problem has been found fully functional. The first output waveform displays two bumps related to the charge integration and to the charge sinking, respectively, while the second one does not. This issue is important since the variation of the charge injected contributes the fixed pattern noise. Experiments performed on the cell output have estimated the feedback capacitance in the 0.1–10 fF range.

The overall performance of the sensor has been tested with a suitable A/D interface board so that images can be displayed and qualitatively compared in real time on a screen. To protect the bonding against the finger touch, we have deposited a thin



Fig. 13. Schematic of the cell.



Fig. 14. Sensor architecture.

epoxy glue layer around the array. No light influence has been observed on the performance when the sensor is not covered.

To test the behavior of the output of the cell versus distance of external matter, a conductive metal surface placed at different distances from the cell has been used. Following the analysis introduced in Section II, an increasing number of fringing field lines are expected to be shielded by the metal surface as long as it approaches the sensor surface. In order to tackle the problem of setting very small distances, a calibrated sphere has been placed onto the top of the sensor so that a variable distance between the sensor and the metal surface can be sampled by the array. Since the distance gradually varies from the contact point according to a two-dimensional (2-D) known relationship, the array will provide enough resolution to reconstruct the output versus distance behavior, if the radius of the ball is large. Several images taken from this experiment



Fig. 15. Photograph of the chip.

have been statistically treated and results displayed in Fig. 17. The upper plot illustrates the relative output of the sensor versus distance for a wide range of distances, while the bottom one is restricted to the smallest values. As clearly displayed, after a relatively linear behavior in the  $[0-12]~\mu m$  range, the curve enters a saturated regime.

As introduced in Section II, experiments have proven that human skin does not behave locally as a floating gate, as originally supposed, but behaves as illustrated in Fig. 4(b) and (c) according to the moisture level. A fingerprint image produced by a  $200 \times 200$  window is shown in Fig. 18 along



Fig. 16. Effectiveness of the double-reset scheme.





Fig. 17. Cell response versus distance of a conductive plane.



Fig. 18. Fingerprint raw image. It has not been treated with any image processing.

with enlarged subregions of the same image. In the left-side of the same figure, the gray level function of the upper-left zoom is plotted in a three-dimensional (3-D) form to display the capability of the sensor to sense intermediate distance levels. The upper-right zoom shows how the pores of the skin are easily detected by the sensor resolution. Finally, whereas

the glue is misplaced over the array, a uniform gray level is obtained, as displayed in the lower-right zoom.

The power consumption measured at 150  $\mu s$  of period cycle is 350  $\mu W$  for the digital circuitry and 900  $\mu W$  for the cell array and buffer. The characteristics of the sensor are summarized in Table I.

TABLE I CHARACTERISTICS OF THE SENSOR

| technology         | 2-metal $0.7\mu m$ digital cmos   |
|--------------------|-----------------------------------|
| die size           | $15 \times 15mm^2$                |
| array size         | 200 × 200                         |
| pixel pitch        | $65 \mu m$                        |
| frame rate         | ~ 10 F/s                          |
| energy consumption | $\sim 250 \mu J/{ m acquisition}$ |

#### VI. CONCLUSION REMARKS

This paper has presented the design guidelines and test results of a capacitive fingerprint sensor. We introduced a differential capacitive sensing cell which is able to detect very small electric field variations induced by the fingerprint pattern. Since the channel charge injection of the reset switch in charge amplifiers is of capital importance for the correct behavior of the proposed cell, we analytically derived some constraints to compensate the above effect supporting the results with circuit simulations. Gray-level images have been shown, demonstrating a high level of detail.

#### ACKNOWLEDGMENT

The authors acknowledge M. Bisio, R. Rambaldi, and L. Fumagalli for invaluable support in designing and testing the board for displaying images from the fingerprint sensor on a general PC platform.

### REFERENCES

- [1] B. Miller, "Vital signs of identity," *IEEE Spectrum*, vol. 22, pp. 22–30, Feb. 1994.
- [2] L. Coetzee and E. Botha, "Fingerprint recognition in low quality images," *Pattern Recognition*, vol. 26, pp. 1441–1460, Oct. 1993.
- [3] T. Scheiter, M. Biebl, and H. Close, "Sensor for sensing fingerpaints and method for producing the sensor," U.S. Patent 5 373 181, Dec. 13, 1994.
- [4] C. Tsikos, "Capacitive fingerprint sensor," U.S. Patent 4353,056, Oct. 5, 1982.
- [5] A. G. Knapp, "Fingerprint sensing device and recognition system having predetermined electrode activation," U.S. Patent 5 325 442, June 28, 1994.
- [6] N. Young, G. Harkin, R. Bunn, D. McCulloch, R. Wilks, and A. Knapp, "Novel fingerprint scanning arrays using polysilicon TFT's on glass and polymer substrates," *IEEE Electron Device Lett.*, vol. 18, pp. 19–20, Jan. 1997.

- [7] R. Pigage, A. Ryan, and R. Smith, "Method for inspecting and adjusting cutter blades," U.S. Patent 3 641 431, Feb. 12, 1972.
- [8] B. Sheu and C. Hu, "Switch-induced error voltage on a switched capacitor," *IEEE J. Solid-State Circuits*, vol. 19, pp. 519–525, Aug. 1984.
- [9] E. Vittoz, "Dynamic analog techniques," in *Design of MOS VLSI Circuits for Telecommunications*, Y. Tsividis and P. Antognetti, Eds. Englewood Cliffs, NJ: Prentice-Hall, 1985, pp. 145–170.
- [10] D. Macq and P. Jespers, "Charge injection in current copiers," *Electron. Lett.*, vol. 29, pp. 780–781, Apr. 1993.
- [11] G. Wegmann, A. Vittoz, and F. Rahali, "Charge injection in analog MOS switches," *IEEE J. Solid-State Circuits*, vol. 22, pp. 1091–1097, Dec. 1987.
- [12] K. Laker and W. Sansen, Design of Analog Integrated Circuits and Systems. New York: McGraw-Hill, 1994.



Marco Tartagni received the five-year degree in electrical engineering (Laurea in Ingegneria Elettronica) in 1988 from the University of Bologna, Italy, and the Ph.D. degree in electrical engineering and computer sciences in 1993 from the same University.

He joined the Department of Electrical Engineering of the California Institute of Technology, Pasadena, in 1992 as Visiting Student and in 1994 as Research Fellow, working on various aspects of analog VLSI for image processing. Since March

1995 he has been a Research Associate at the Department of Electronics of the University of Bologna. His current research interests include integrated sensors, low-power electronics, and current-mode circuit design.



Roberto Guerrieri received the Dr.Eng. degree from the University of Bologna, Italy, in 1980. He received the Ph.D. degree in electrical engineering for his research on the numerical simulation of semi-conductor devices from the Department of Electrical Engineering of the same University.

From 1980 to 1986, he was with the University of Bologna, Italy. From 1986 to 1988 he was with the Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, as Visiting Researcher. In 1987 he spent the winter

semester at the Massachusetts Institute of Technology, Cambridge, as a Visiting Scientist. In 1989 he joined the University of Bologna where he is currently Associate Professor, in charge of the Laboratory for VLSI Design. His research interests are in various aspects of applied pattern recognition, integrated circuit design, and parallel processing.

In 1986 Dr. Guerrieri received a NATO fellowship and in 1989 a fellowship for young researchers provided by Consiglio Nazionale delle Ricerche, Italy. In 1992 he won the Best Paper Award from the IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING.